Interaction Between Compilers and Computer Architectures: 613 - Rilegato

 
9780792373704: Interaction Between Compilers and Computer Architectures: 613

Sinossi

Effective compilers allow for a more efficient execution of application programs for a given computer architecture, while well-conceived architectural features can support more effective compiler optimization techniques. A well thought-out strategy of trade-offs between compilers and computer architectures is the key to the successful designing of highly efficient and effective computer systems. From embedded micro-controllers to large-scale multiprocessor systems, it is important to understand the interaction between compilers and computer architectures. The goal of the Annual Workshop on Interaction between Compilers and Computer Architectures (INTERACT) is to promote new ideas and to present developments in compiler techniques and computer architectures that enhance each other's capabilities and performance. "Interaction Between Compilers And Computer Architectures" is an updated and revised volume consisting of seven papers originally presented at the Fifth Workshop on Interaction between Compilers and Computer Architectures (INTERACT-5), which was held in conjunction with the IEEE HPCA-7 in Monterrey, Mexico in 2001. This volume explores developments and ideas for better integration of the interaction between compilers and computer architectures in designing modern processors and computer systems. It is suitable as a secondary text for a graduate level course, and as a reference for researchers and practitioners in industry.

Le informazioni nella sezione "Riassunto" possono far riferimento a edizioni diverse di questo titolo.

Contenuti

Preface; Gyungho Lee, Pen-Chung Yew. 1. EquiMax Optimal Scheduling Formulation; S.-A.-A. Touati. 2. An Efficient Semi-Hierarchical Array Layout; N.P. Drakenberg, et al. 3. Impact of Tile-Size Selection for Skewed Tiling; Yonghong Song, Zhiyuan Li. 4. Improving Software Pipelining by Hiding Memory Latency; M. Bedy, et al. 5. Register Allocation for Embedded System; Heung-Bok Lee, et al. 6. Is Compiling for Performance == Compiling for Power?; M. Valluri, L.K. John. 7. A Technology-Scalable Architecture for Fast Clocks and High ILP; K. Sankaralingam, et al. Topic Index. Author Index.

Product Description

Book by None

Le informazioni nella sezione "Su questo libro" possono far riferimento a edizioni diverse di questo titolo.

Altre edizioni note dello stesso titolo

9781441948960: Interaction Between Compilers and Computer Architectures: 613

Edizione in evidenza

ISBN 10:  1441948961 ISBN 13:  9781441948960
Casa editrice: Springer, 2010
Brossura