System Verilog Assertions and Functional Coverage
Mehta, Ashok B.
Venduto da Books Puddle, New York, NY, U.S.A.
Venditore AbeBooks dal 22 novembre 2018
Nuovi - Brossura
Condizione: Nuovo
Quantità: 1 disponibili
Aggiungere al carrelloVenduto da Books Puddle, New York, NY, U.S.A.
Venditore AbeBooks dal 22 novembre 2018
Condizione: Nuovo
Quantità: 1 disponibili
Aggiungere al carrellopp. XXXIX, 507 270 illus., 258 illus. in color. 3 Edition NO-PA16APR2015-KAP.
Codice articolo 26384562937
This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures.
· Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics;
· Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies;
· Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies;
· Explains each concept in a step-by-step fashion and applies it to a practical real life example;· Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.
Ashok Mehta has been working in the ASIC/SoC design and verification field for over 20 years. He started his career at Digital Equipment Corporation (DEC) working as a CPU design engineer. He then worked at Data General, Intel (first Pentium design team) and after a route of a couple of startups, worked at Applied Micro and TSMC. He was a very early adopter of Verilog and participated in Verilog, VHDL, iHDL (Intel HDL) and SDF (standard delay format) technical subcommittees. He has also been a proponent of ESL (Electronic System Level) designs and at TSMC he released two industry standard Reference Flows that establish Reuse of Verification Environment from ESL to RTL. Lately, he has been researching 3DIC design verification challenges at TSMC which is where SystemVerilog Assertions played an instrumental role in stacked die SoC design verification.
Ashok earned an MSEE from University of Missouri. He holds 18 U.S. Patents in the field of SoC and 3DIC design verification. Le informazioni nella sezione "Su questo libro" possono far riferimento a edizioni diverse di questo titolo.
Visita la pagina della libreria
We accept return for those books which are received damamged. Though we take appropriate care in packaing to avoid such situation.
Quantità dell?ordine | Da 21 a 36 giorni lavorativi | Da 5 a 8 giorni lavorativi |
---|---|---|
Primo articolo | EUR 7.65 | EUR 12.32 |
I tempi di consegna sono stabiliti dai venditori e variano in base al corriere e al paese. Gli ordini che devono attraversare una dogana possono subire ritardi e spetta agli acquirenti pagare eventuali tariffe o dazi associati. I venditori possono contattarti in merito ad addebiti aggiuntivi dovuti a eventuali maggiorazioni dei costi di spedizione dei tuoi articoli.