Editore: LAP LAMBERT Academic Publishing, 2021
ISBN 10: 6204727672 ISBN 13: 9786204727677
Lingua: Inglese
Da: moluna, Greven, Germania
EUR 34,25
Convertire valutaQuantità: Più di 20 disponibili
Aggiungi al carrelloKartoniert / Broschiert. Condizione: New.
Editore: LAP LAMBERT Academic Publishing Nov 2021, 2021
ISBN 10: 6204727672 ISBN 13: 9786204727677
Lingua: Inglese
Da: BuchWeltWeit Ludwig Meier e.K., Bergisch Gladbach, Germania
EUR 39,90
Convertire valutaQuantità: 2 disponibili
Aggiungi al carrelloTaschenbuch. Condizione: Neu. This item is printed on demand - it takes 3-4 days longer - Neuware -To design an 8 MB x 16 x 4-BAnk synchronous random access dynamic memory (SDRAM) (512 MB) using Verilog hardware description language, which can be used in any memory-based application. Today, computers, as well as other electronic systems that require large amounts of memory, use DRAMs for core memory. Due to the unique transistor cell structure of the DRAM, extremely dense memory networks can be constructed in a single device occupying a relatively small footprint. The conventional DRAM is controlled in an asynchronous manner, requiring the system designer to manually insert the standby states to meet the device specifications. Synchronization timing is dependent on DRAM speed and is independent of system bus speed. It is these limitations of synchronization that have led to the development of the SDRAM. The SDRAM is largely a fast DRAM with a high-speed synchronous interface. Input/output and controller signals are synchronized with an external clock, making new options available to the designer. Simplified interface circuits and high bandwidth data throughput can be obtained using SDRAM over conventional DRAM. 60 pp. Englisch.
Editore: LAP LAMBERT Academic Publishing, 2021
ISBN 10: 6204727672 ISBN 13: 9786204727677
Lingua: Inglese
Da: AHA-BUCH GmbH, Einbeck, Germania
EUR 40,89
Convertire valutaQuantità: 1 disponibili
Aggiungi al carrelloTaschenbuch. Condizione: Neu. nach der Bestellung gedruckt Neuware - Printed after ordering - To design an 8 MB x 16 x 4-BAnk synchronous random access dynamic memory (SDRAM) (512 MB) using Verilog hardware description language, which can be used in any memory-based application. Today, computers, as well as other electronic systems that require large amounts of memory, use DRAMs for core memory. Due to the unique transistor cell structure of the DRAM, extremely dense memory networks can be constructed in a single device occupying a relatively small footprint. The conventional DRAM is controlled in an asynchronous manner, requiring the system designer to manually insert the standby states to meet the device specifications. Synchronization timing is dependent on DRAM speed and is independent of system bus speed. It is these limitations of synchronization that have led to the development of the SDRAM. The SDRAM is largely a fast DRAM with a high-speed synchronous interface. Input/output and controller signals are synchronized with an external clock, making new options available to the designer. Simplified interface circuits and high bandwidth data throughput can be obtained using SDRAM over conventional DRAM.